# Concurrent Fault Simulator

#### Aakarsh A

Department of Electronics and Electrical Communication Engineering Indian Institute of Technology, Kharagpur

October 17, 2025

### Overview

- 1. What and Why?
- 2. Architecture and Description
- 3. Simulation Results
- 4. Future Work

### Problem Statement at a glance

Implement a concurrent fault simulator that will generate the statistics regarding the faults detected by a given set of test vectors.

- 1. The gate-level circuit netlist must be read from a structural Verilog file.
- 2. You must prepare a collapsed list of single stuck-at faults.
- 3. Read a file containing the list of test vectors (choose any suitable format).
- 4. The simulator must generate the statistics in a properly formatted output file.

### Concurrent Fault simulation

**Why?** To simulate and identify the single stuck at faults. A method is faster when redundant computations are avoided.

#### What?



# Block Diagram



#### **Core Data Structures**

```
class Circuit:
    def __init__(self, name: str):
        self.name = name
        self.PIS: List[str] = []
        self.pOs: List[str] = []
        self.wires: Set[str] = set()
        self.wires: Set[str] = set()
        self.gates: List[fate] = []
        self.drivers: Dict[str, Gate] = {}
        self.fanout: Dict[str, List[str]] = collections.defaultdict(list)
        self.state_nodes: List[str] = []
        self.dff_defs: List[Gate] = []
```

### Description

- 1. **Verilog Parser:** Produces a class called **Circuit** containing all the Pls, POs, wires and gates by text parsing.
- 2. **DAG Generation and Splitting:** Applies **Kahn's Algorithm** for topological sort and splits the graphs at Flipflops.
- 3. **Fault List Generation:** Generates exhaustive fault list for all nets by taking the circuit object as the input.
- 4. Concurrent Simulator: Creates injection mask (pair of vectors for each gate) for storing the fault lists in format ab;z for PI, similar format for nets and it is iterated through every test vector. Fault list is updated after every iteration. After all iterations, it gives us the list of all detected faults and finally we have the required report generation giving the following statistics: detected/undetected faults, coverage and first vector to detect a particular stuck-at-fault.

## Fault Coverage reports

```
Fault Simulation Report:
Top module : mux2to1
                                              Fault Simulation Report
Primary Inputs : A. B. Sel
Primary Outputs : Y
Vectors simulated: 6
                                              Top module : seg ckt
Faults (total) : 14
                                              Primary Inputs : A. B. clk
                                              Primary Outputs: Q
Detected
             : 14
                                              State Nodes (Q) : Q, Q
Coverage
             : 100.00%
                                              Vectors simulated: 10
Detected Faults (net. sa. first detected at vector):
                                              Faults (total) : 10
 id = 0 : A s - a - 0 @ v3
                                              Detected
                                                          : 8
 id= 1:Bs-a-0@v5
                                              Coverage
                                                          : 80.00%
 id= 2: Sel s-a-0@ v5
                                              Detected Faults (net. sa. first detected at vector):
 id= 3:Ys-a-0@v3
                                               id= 0: As-a-0@v6
 id= 4: nSel s-a-0 @ v3
                                               id= 1:Bs-a-0@v6
 id= 5:w1s-a-0@v3
                                               id=
                                                   2:Qs-a-0@v6
 id= 6: w2 s-a-0 @ v5
                                               id= 4: w1 s-a-0 @ v6
 id= 7: As-a-1@v1
                                               id= 5: A s-a-1 @ v8
 id= 8:Bs-a-1@v6
                                               id= 6: Bs-a-1@v4
 id= 9: Sel s-a-1 @ v2
                                               id= 7:Qs-a-1@v1
 id= 10: Y s-a-1 @ v1
                                               id = 9 : w1 s - a - 1 @ v2
 id= 11: nSel s-a-1 @ v6
 id= 12: w1 s-a-1 @ v1
                                              Undetected Faults:
 id= 13: w2 s-a-1 @ v1
                                               id= 3: clk s-a-0
                                               id= 8:clk s-a-1
Undetected Faults:
```

#### Future Work

- To implement Fault collapsing and Fault dominance into the flow.
- To expand the code to **event-driven simulation** instead of updating injection mask of every gate for every test vector iteration.
- (Possibility if time permits) Integrating with HDL toolchain (Yosys Open source tool) for generating a JSON netlist for any Verilog code (structural/behavioural) and make the changes in the python script to read through the netlist. This generalises the simulator for any given synthesizable HDL code.
- Verifying fault coverage for larger and complex combinational and sequential circuits, given test vectors.

# The End